Code: 20A04505

## B.Tech III Year I Semester (R20) Supplementary Examinations August 2023

## **DIGITAL ELECTRONICS**

(Common to CE, ME and FT)

Time: 3 hours

PART – A

(Compulsory Question)

\*\*\*\*

| ((                                                       | Answer the following: (10 X 02 = 20 Marks)  a) Draw the NOR gate using NAND Gate.  b) Perform (932) <sub>10</sub> – (725) <sub>10</sub> using 10's complement method.  c) Distinguish between the binary parallel adder and carry look ahead adder.  d) Draw Full Adder and Full Subtractor.  e) Distinguish between latch and flip-flop.  f) Denote a 2-bit down counter with a state diagram.  g) What are the different types of ROM's?  h) What is Programmable Logic Array?  ii) Write any two advantages of TTL.  ji) Draw the diagram of CMOS logic family. | 2M<br>2M<br>2M<br>2M<br>2M<br>2M<br>2M<br>2M<br>2M<br>2M |
|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
| PART – B  (Answer all the questions: 05 X 10 = 50 Marks) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                          |
|                                                          | (Answer all the questions: 05 × 10 = 50 Marks)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                          |
| 2                                                        | Obtain minimal SOP expression for the Boolean function; $F = \sum m (0, 5, 7, 8, 9, 10, 11, 14, 15)$ using K-map, and realize using NAND and NOR gates. <b>OR</b>                                                                                                                                                                                                                                                                                                                                                                                                  | 10M                                                      |
| 3                                                        | Perform the following operations: (i) $(231)_{10} - (159)_{10}$ using 9's complement method. (ii) $(111001)_2 - (100111)_2$ using 2's complement method. (iii) Reduce the Boolean expression into three literals. $F = (\overline{XY} + Z) + Z + XY + WZ$                                                                                                                                                                                                                                                                                                          | 10M                                                      |
| 4                                                        | Realize F (A, B, C, D) = $\sum$ m (1, 3, 4, 11, 12, 13, 14, 15) using 8x1 MUX.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 10M                                                      |
| 5                                                        | Design and implement a full adder circuit using 3:8 decoder.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 10M                                                      |
| 6                                                        | Find the characteristic equations for SR flip-flop, T flip-flop, D flip-flop and JK flip-flop.  OR                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 10M                                                      |
| 7                                                        | Design a 4-bit universal shift register using multiplexers and flip flops.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 10M                                                      |
| 8                                                        | Realize the given functions using PLA; (i) $F_1(P, Q, R) = \sum m (2, 3, 4, 6, 7)$ (ii) $F_2(P, Q, R) = \sum m (1, 3, 5, 7)$ .                                                                                                                                                                                                                                                                                                                                                                                                                                     | 10M                                                      |
| 9                                                        | Write short notes on: (i) PAL (ii) FPGA (iii) EAPROM (iv) Static and Dynamic RAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 10M                                                      |
| 10                                                       | Discuss Emitter coupled logic circuit working, features, and applications with a suitable diagram <b>OR</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                        | n. 10M                                                   |
| 11                                                       | Compare different logic families using the following parameters.  (i) Fan-in (ii) Fan-out (iii) noise margin (iv) power dissipation (v) propagation delay.                                                                                                                                                                                                                                                                                                                                                                                                         | 10M                                                      |

\*\*\*\*